GB1433063A

GB1433063A – Data transmission systems
– Google Patents

GB1433063A – Data transmission systems
– Google Patents
Data transmission systems

Info

Publication number
GB1433063A

GB1433063A
GB216874A
GB216874A
GB1433063A
GB 1433063 A
GB1433063 A
GB 1433063A
GB 216874 A
GB216874 A
GB 216874A
GB 216874 A
GB216874 A
GB 216874A
GB 1433063 A
GB1433063 A
GB 1433063A
Authority
GB
United Kingdom
Prior art keywords
unit
data
block
blocks
sequence
Prior art date
1974-01-17
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)

Expired

Application number
GB216874A
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)

STC PLC

Original Assignee
Standard Telephone and Cables PLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
1974-01-17
Filing date
1974-01-17
Publication date
1976-04-22

1974-01-17
Application filed by Standard Telephone and Cables PLC
filed
Critical
Standard Telephone and Cables PLC

1974-01-17
Priority to GB216874A
priority
Critical
patent/GB1433063A/en

1975-01-17
Priority to ES433886A
priority
patent/ES433886A1/en

1976-04-22
Publication of GB1433063A
publication
Critical
patent/GB1433063A/en

Status
Expired
legal-status
Critical
Current

Links

Espacenet

Global Dossier

Discuss

Classifications

H—ELECTRICITY

H04—ELECTRIC COMMUNICATION TECHNIQUE

H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION

H04L1/00—Arrangements for detecting or preventing errors in the information received

Abstract

1433063 Digital transmission; error correction STANDARD TELEPHONES & CABLES Ltd 17 Jan 1974 02168/74 Heading H4P In an electrical data transmission system in which block coding is used and in which error detection is provided with error correction effected cycles, an error control receiver, Fig. 1, has an output (shown as SECOND OUTPUT) at which correctly received data blocks are delivered once regardless of the sequence in which these blocks are received and a further output (shown as NORMAL OUTPUT) to which correctly received data blocks are delivered in correct sequence even where this introduces delays due to retransmission cycles. The error control receiver includes a system similar to Specification 1,409,184 where units 7-12 operates gates G7-G10 in a known manner to provide error free blocks at normal output in a correct sequence. A correct parity check and an O.K. (correct reception signal) from parity check unit 10 and store 9 cause G7 to enable data bits to pass to the normal output, unless a retransmission cycle has been started on reception of a RQ (request for repetition of an incorrectly received data block) when control signals from the receiver retransmission control unit 12 disables G7 for those blocks to be disregarded. To cater for delay sensitive data where minimization of delay in transmission is required and the sequence of the data is not important the receiver timing distributor 7 enables gates G101 to pass sequence numbering bits to a sequence number shift register store unit 103. A second accept/ reject unit 101 compares whether the sequence numbers of the received block and of the block received N blocks earlier now at the output of the unit 103 are identical. If the numbers differ and if parity check has been signalled from unit 10 the unit 10 enables G102 which allows the data bits of the block to occur at the second output for the delay sensitive data. G103 also opens to transfer the number in unit 102 to unit 103. If either the parity does not check or the two sequence numbers applied to the comparator in 101 are the same neither G102 or G103 is opened and instead G104 is enabled causing the number at the output of unit 103 to be reinserted at its input. In a modification of the error control transmitter of the application referred to above, Fig. 2, when delay sensitive data is catered for a timing distributor unit 91 applies for each block transmitted, one pulse to a sequence counter unit 104 which at the appropriate time enables a gate 105 to insert the sequence number digit in the block. When a retransmission cycle commences unit 2 applies an extra pulse to sequence counter 104 so that the retransmitted block obtained from retransmission data store 3 and gate G1 bears the same sequence number as on the first occasion they were transmitted. In order to speed up transmission of the delay sensitive data during a retransmission cycle the delay sensitive signals may replace the «idle» blocks. An idle detector 110 detects if a data word at output end of the shift register retransmission data store unit 3 is an «idle» and if there is then an enable input is applied from detector 110 to G107. If a retransmission cycle is in progress unit 2 also applies an enabling input to G107 and provided a delay sensitive data word is awaiting transmission a replace idle request is also applied to G107. When these conditions coincide G107 applies enabling polarity to two Module 2 Adder/or Exclusive- OR units 107 and 108 which close gate G1 and open gate G3 so that the data bits of the block being transmitted are the new delay sensitive block from the data source instead of the idle from unit 3. Any signal inserted in place of an idle signal is repeated N blocks later, where N is the number of blocks in a retransmission cycle, due to the operation of AND gate G108, adder 108, adder 105, inverter 106 and G106 which invert the control inputs to units 107 and 108. This enables the data bits of the transmitted block to be drawn from the store in unit 3 instead of from the data source N blocks after its first transmission. The system may be applied to duplex data circuits and in order to regain synchronization and resume data transmission after loss of block synchronization without omission or duplication of blocks some additional block marking device is necessary which can consist of numbering in a cycle of typically NH such as disclosed in Specification 1,428,050.

GB216874A
1974-01-17
1974-01-17
Data transmission systems

Expired

GB1433063A
(en)

Priority Applications (2)

Application Number
Priority Date
Filing Date
Title

GB216874A

GB1433063A
(en)

1974-01-17
1974-01-17
Data transmission systems

ES433886A

ES433886A1
(en)

1974-01-17
1975-01-17
Data transmission systems

Applications Claiming Priority (1)

Application Number
Priority Date
Filing Date
Title

GB216874A

GB1433063A
(en)

1974-01-17
1974-01-17
Data transmission systems

Publications (1)

Publication Number
Publication Date

GB1433063A
true

GB1433063A
(en)

1976-04-22

Family
ID=9734780
Family Applications (1)

Application Number
Title
Priority Date
Filing Date

GB216874A
Expired

GB1433063A
(en)

1974-01-17
1974-01-17
Data transmission systems

Country Status (2)

Country
Link

ES
(1)

ES433886A1
(en)

GB
(1)

GB1433063A
(en)

1974

1974-01-17
GB
GB216874A
patent/GB1433063A/en
not_active
Expired

1975

1975-01-17
ES
ES433886A
patent/ES433886A1/en
not_active
Expired

Also Published As

Publication number
Publication date

ES433886A1
(en)

1976-11-16

Similar Documents

Publication
Publication Date
Title

CA1172331A
(en)

1984-08-07

Self-clocking data transmission system

US4390969A
(en)

1983-06-28

Asynchronous data transmission system with state variable memory and handshaking protocol circuits

GB1275446A
(en)

1972-05-24

Data transmission apparatus

GB1437393A
(en)

1976-05-26

Digital data transmission system

US5142556A
(en)

1992-08-25

Data transfer system and method of transferring data

GB1285976A
(en)

1972-08-16

Diversity switching for digital transmission

US5051899A
(en)

1991-09-24

Data transmission error detection in an electronic cash register system

GB1492134A
(en)

1977-11-16

Method of measuring the bit error rate of a regenerated pcm transmission path

GB1528329A
(en)

1978-10-11

Framing in data bit transmission

US3252139A
(en)

1966-05-17

Code validity system and method for serially coded pulse trains

CA2008879A1
(en)

1990-08-27

Serial word comparator

GB1433063A
(en)

1976-04-22

Data transmission systems

US4109856A
(en)

1978-08-29

Method for transmitting binary signals

GB1457929A
(en)

1976-12-08

Data transmissions system

US4092630A
(en)

1978-05-30

System for error control and phasing in interconnected arq-circuits

GB1428050A
(en)

1976-03-17

Data transmission systems

GB1108047A
(en)

1968-03-27

A data transmission system

GB1422291A
(en)

1976-01-21

Data transmission systems

SU1012235A1
(en)

1983-04-15

Data exchange device

KR880001023B1
(en)

1988-06-14

Self-clocking data transmission system

GB1267876A
(en)

1972-03-22

Improvements in or relating to telegraphic pulse transmission systems

SU746895A1
(en)

1980-07-07

Device for synchronizing monitor and standard digital signals

KR880001024B1
(en)

1988-06-14

Data transmission system

SU1001074A1
(en)

1983-02-28

Interface

JPS6093855A
(en)

1985-05-25

Data transmission equipment

Legal Events

Date
Code
Title
Description

1976-09-02
PS
Patent sealed

1978-01-25
435
Patent endorsed ‘licences of right’ on the date specified (sect. 35/1949)

1985-09-04
PCNP
Patent ceased through non-payment of renewal fee

Download PDF in English

None